1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
|
#include <stdio.h>
#include <stdlib.h>
#include <avr/io.h>
#include <avr/interrupt.h>
#include <util/delay.h>
#include "nrfm.h"
#include "uart.h"
#define SPI_SS PB2
#define SPI_SCK PB5
#define SPI_MISO PB4
#define SPI_MOSI PB3
#define SPI_DDR DDRB
#define SPI_PORT PORTB
#define NRF_CE PB1
#define NRF_CE_DDR DDRB
#define NRF_CE_PORT PORTB
#define NRF_IRQ PD7
#define NRF_IRQ_DDR DDRD
#define NRF_IRQ_PORT PORTD
#define NRF_IRQ_PCIE PCIE2
#define NRF_IRQ_PCINT PCINT23
#define NRF_IRQ_PCMSK PCMSK2
#define NRF_IRQ_PCINTVEC PCINT2_vect
#define NRF_NOP 0xFF
#define NRF_R_REGISTER 0x1F
#define NRF_W_REGISTER 0x20
#define NRF_PWR_UP 1
#define NRF_PRIM_RX 0
#define MAXPDLEN 32
#define LEN(a) (sizeof(a) / sizeof(a[0]))
const char *bittab[16] = {
[ 0] = "0000", [ 1] = "0001", [ 2] = "0010", [ 3] = "0011",
[ 4] = "0100", [ 5] = "0101", [ 6] = "0110", [ 7] = "0111",
[ 8] = "1000", [ 9] = "1001", [10] = "1010", [11] = "1011",
[12] = "1100", [13] = "1101", [14] = "1110", [15] = "1111",
};
static inline uint8_t read_reg(uint8_t reg)
{
SPI_PORT &= ~(1 << SPI_SS);
SPDR = reg & NRF_R_REGISTER;
while (!(SPSR & (1 << SPIF)))
;
SPDR = NRF_NOP;
while (!(SPSR & (1 << SPIF)))
;
SPI_PORT |= (1 << SPI_SS);
return SPDR;
}
static inline void write_reg(uint8_t reg, uint8_t val)
{
SPI_PORT &= ~(1 << SPI_SS);
SPDR = (reg & 0x1F) | NRF_W_REGISTER;
while (!(SPSR & (1 << SPIF)))
;
SPDR = val;
while (!(SPSR & (1 << SPIF)))
;
SPI_PORT |= (1 << SPI_SS);
}
static inline void read_reg_bulk(uint8_t reg, uint8_t *data, uint8_t n)
{
uint8_t i;
SPI_PORT &= ~(1 << SPI_SS);
SPDR = reg & NRF_R_REGISTER;
while (!(SPSR & (1 << SPIF)))
;
for (i = 0; i < n; i++) {
SPDR = NRF_NOP;
while (!(SPSR & (1 << SPIF)))
;
data[i] = SPDR;
}
SPI_PORT |= (1 << SPI_SS);
}
static inline void setaddr(uint8_t reg, const uint8_t addr[ADDRLEN])
{
uint8_t i;
SPI_PORT &= ~(1 << SPI_SS);
SPDR = (reg & 0x1F) | NRF_W_REGISTER;
while (!(SPSR & (1 << SPIF)))
;
for (i = ADDRLEN - 1; i >= 0; i--) {
SPDR = addr[i];
while (!(SPSR & (1 << SPIF)))
;
}
SPI_PORT |= (1 << SPI_SS);
}
static inline void reset_irqs(void)
{
rv = read_reg(0x07);
if (rv != 0b00001110)
write_reg(0x07, 0b01111110);
}
static inline void enable_tx(void)
{
uint8_t rv;
rv = read_reg(0x00);
if ((rv & 0x03) != 0x02) {
rv |= (1 << NRF_PWR_UP);
rv &= ~(1 << NRF_PRIM_RX);
write_reg(0x00, rv);
_delay_ms(2);
}
}
static inline void flush_tx_fifo(void)
{
SPI_PORT &= ~(1 << SPI_SS);
SPDR = 0b11100001;
while (!(SPSR & (1 << SPIF)))
;
SPI_PORT |= (1 << SPI_SS);
}
void radio_print_config(void)
{
char s[22];
uint8_t i, rv, addr[ADDRLEN];
uint8_t regs[] = {
0x00, 0x01, 0x02, 0x03, 0x04,
0x05, 0x06, 0x07, 0x11, 0x1C, 0x1D
};
uart_write_line("NRF24L01 config:");
for (i = 0; i < LEN(regs); i++) {
rv = read_reg(regs[i]);
snprintf(s, LEN(s), "\t0x%02X: 0x%02X %s%s",
regs[i], rv, bittab[rv >> 4], bittab[rv & 0x0F]);
uart_write_line(s);
}
read_reg_bulk(0x0A, addr, ADDRLEN);
snprintf(s, LEN(s), "\r\n\t0x0A: %d.%d.%d", addr[2], addr[1], addr[0]);
uart_write_line(s);
}
void radio_init(const uint8_t rxaddr[ADDRLEN])
{
SPI_DDR |= (1 << SPI_SS) | (1 << SPI_SCK) | (1 << SPI_MOSI);
SPI_PORT |= (1 << SPI_SS);
SPCR |= (1 << SPE) | (1 << MSTR);
NRF_CE_DDR |= (1 << NRF_CE);
NRF_CE_PORT &= ~(1 << NRF_CE);
NRF_IRQ_DDR &= ~(1 << NRF_IRQ);
NRF_IRQ_PORT &= ~(1 << NRF_IRQ);
PCICR |= (1 << NRF_IRQ_PCIE);
NRF_IRQ_PCMSK |= (1 << NRF_IRQ_PCINT);
_delay_ms(110); /* power on reset delay */
write_reg(0x00, 0b00111100); /* use 2-byte CRC, enable only the rx interrupt */
write_reg(0x01, 0b00111111); /* enable auto ack on all pipes */
write_reg(0x02, 0b00000001); /* enable rx address on pipe 0 */
write_reg(0x03, 0b00000001); /* set address width to 3 bytes */
write_reg(0x04, 0b00101111); /* 750uS retransmission delay, 15 tries */
write_reg(0x05, 0b01110011); /* use 2.515GHz channel */
write_reg(0x06, 0b00001110); /* set data rate to 1Mbps */
write_reg(0x1D, 0b00000100); /* enable dynamic payload length */
write_reg(0x1C, 0b00000001); /* enable dynamic payload length for pipe 0 */
reset_irqs();
setaddr(0x0A, rxaddr);
}
void radio_sendto(const uint8_t addr[ADDRLEN], const void *msg, uint8_t n)
{
uint8_t i, rv;
enable_tx();
reset_irqs();
flush_tx_fifo();
setaddr(0x10, addr);
setaddr(0x0A, addr);
SPI_PORT &= ~(1 << SPI_SS);
SPDR = 0b10100000;
while (!(SPSR & (1 << SPIF)))
;
for (i = n - 1; i >= 0; i--) {
SPDR = ((uint8_t *)msg)[i];
while (!(SPSR & (1 << SPIF)))
;
}
SPI_PORT |= (1 << SPI_SS);
NRF_CE_PORT |= (1 << NRF_CE);
_delay_us(12);
NRF_CE_PORT &= ~(1 << NRF_CE);
}
|